FUNCTIONAL DESCRIPTION
The 3D7205 5-Tap Delay Line product family consists of fixed-delay CMOS integrated circuits. Each package contains a single delay line, tapped and buffered at 5 points spaced uniformly in time. Tap-to-tap (incremental) delay values can range from 8.0ns through 100ns. The input is reproduced at the outputs without inversion, shifted in time as per the user-specified dash number. The 3D7205 is TTL- and CMOScompatible, capable of driving ten 74LS-type loads, and features both rising- and falling-edge accuracy.
FEATURES
• All-silicon, low-power CMOS technology
• TTL/CMOS compatible inputs and outputs
• Vapor phase, IR and wave solderable
• Auto-insertable (DIP pkg.)
• Low ground bounce noise
• Leading- and trailing-edge accuracy
• Delay range: 8 through 500ns
• Delay tolerance: 5 or 2ns
• Temperature stability: ±3 typical (0C-70C)
• Vdd stability: ±2 typical (4.75V-5.25V)
• Minimum input pulse width: 20 of total delay
• 14-pin DIP and 16-pin SOIC available as drop-in replacements for hybrid delay lines
DATA
6500
SOP16
ALPS/阿尔卑斯
9850
TSOP-2
华晶
36500
TO-126F
DATADELAY
116
XILINX
6850
QFP
ROHM
89
TSSOP-28P
2700
SOP
ROHM
25368
SSOP28
ALIS
12245
SOP
Ametherm
17900
SMD
Ametherm
16000
SMD
ROHM/罗姆
1928
SSOP28
ROHM
8000
SSOP28
CW
88
TO-220
AMETHERM
6358
车规-热敏电阻