您好,欢迎来到97ic电子库存网!收藏本站
您所在的位置:首页型号索引第756页TMP320C40KGDCTMP320C40KGDC详情

上传者: 97ic电子库存网
TMP320C40KGDC
文件大小:255 Kbytes
页数:15
品牌简称:TI2 / 德州仪器
品牌全称:Texas Instruments / 美国德州仪器公司
品牌Logo: TI2
品牌主页:www.ti.com
功能描述:FLOATING-POINT DIGITAL SIGNAL PROCESSOR KNOWN GOOD DIES
原厂下载 资料下载1 资料下载2 产品购买

TMP320C40KGDC Features

 x

SMJ: QML Processing to MIL−PRF−38535

TMP: Commercial Level Processing

Operating Temperature Ranges:

− Military (M) −55°C to 125°C

− Commercial (C) −25°C to 85°C

− Commercial (L) 0°C to 70°C

Highest Performance Floating-Point Digital

Signal Processor (DSP)

− ’C40-50:

40-ns Instruction Cycle Time:

50 MFLOPS, 25 MIPS, 275 MOPS,

320 MBps

− ’C40-40:

50-ns Instruction Cycle Time:

40 MFLOPS, 20 MIPS, 220 MOPS,

256 MBps

Six Communications Ports

6-Channel Direct Memory Access (DMA)

Coprocessor

Single-Cycle Conversion to and From

IEEE-745 Floating-Point Format

Single Cycle 1/x, 1/

Source-Code Compatible With SMJ320C30

Validated Ada Compiler

Single-Cycle 40-Bit Floating-Point,

32-Bit Integer Multipliers

12 40-Bit Registers, 8 Auxiliary Registers,

14 Control Registers, and 2 Timers

IEEE Standard 1149.1† Test-Access Port

(JTAG)

Two Identical External Data and Address

Buses Supporting Shared Memory Systems

and High Data-Rate, Single-Cycle

Transfers:

− High Port-Data Rate of 100 MBytes/s

(Each Bus)

− 16G-Byte Continuous

Program/Data/Peripheral Address Space

− Memory-Access Request for Fast,

Intelligent Bus Arbitration

− Separate Address-, Data-, and

Control-Enable Pins

− Four Sets of Memory-Control Signals

Support Different Speed Memories in

Hardware

Fabricated Using Enhanced Performance

Implanted CMOS (EPIC) Technology by

Texas Instruments (TI)

Separate Internal Program, Data, and DMA

Coprocessor Buses for Support of Massive

Concurrent Input/Output (I/O) of Program

and Data Throughput, Maximizing

Sustained Central Processing Unit (CPU)

Performance

On-Chip Program Cache and

Dual-Access/Single-Cycle RAM for

Increased Memory-Access Performance

− 512-Byte Instruction Cache

− 8K Bytes of Single-Cycle Dual-Access

Program or Data RAM

− ROM-Based Bootloader Supports

Program Bootup Using 8-, 16-, or 32-Bit

Memories Over Any One of the

Communications Ports

description

The TMP/SMJ320C40KGD DSP is a 32-bit, floating-point processor manufactured in 0.72-μm, double-level

metal CMOS technology. It is the fourth generation of DSPs from Texas Instruments, and it is the world’s first

DSP designed for parallel processing. The on-chip parallel processing capabilities of the ’C40 make the

floating-point performance required by many applications achievable and cost-effective.

The TMP/SMJ320C40 is the first DSP with on-chip communication ports for processor-to-processor

communication using simple communication software with no external hardware. This allows connectivity with

no external glue logic. The communication ports remove I/O bottlenecks, and the independent smart-DMA

coprocessor is able to handle the CPU I/O requirements.

TMP320C40KGDC供应商库存(更新时间:2026-04-24 13:10)

  • 公司名
  • 型号
  • 品牌
  • 库存
  • 封装
  • 操作

TMP320C40KGDC相关新闻

TMP300BIDCK坚持十多年原装

TMP300BIDCK坚持十多年原装

发布时间:2024-07-08

TMP411ADGKR

TMP411ADGKR

发布时间:2023-04-06

TMP390AQDRLTQ1

TMP390AQDRLTQ1

发布时间:2022-12-07

IC型号字母索引