General Description
This device contains two independent positive pulse triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops after a complete clock pulse. While the clock is LOW the slave is isolated from the master. On the positive transition of the clock, the data from the J and K inputs is transferred to the master. While the clock is HIGH the J and K inputs are disabled. On the negative transition of the clock, the data from the master is transferred to the slave. The logic states of the J and K inputs must not be allowed to change while the clock is HIGH. Data transfers to the outputs on the falling edge of the clock pulse. A LOW logic level on the clear input will reset the outputs regardless of the logic states of the other inputs.
DM7473N
onsemi
18798
14-MDIP
DM7473N
ON Semiconductor
7300
14-DIP0.300,7.62mm
DM7473N
NS
25
DIP-14
DM7473N
ON/安森美
7800
电联咨询
DM7473N
AD
3000
DIP14L
DM7473N
ON Semiconductor
56300
14-DIP(0.300
DM7473N
onsemi
18798
14-MDIP
DM7473N
FAI
65480
DM7473N
onsemi
18746
14-MDIP
DM7473N
FAIRCHILD
6
DIP14
DM7473N
FAI
1068
DIP14L
DM7473N
原厂
5000
SSOP-28
DM7473N
ON
1001
IC