您好,欢迎来到97ic电子库存网!收藏本站
您所在的位置:首页型号索引第969页CD74AC163CD74AC163详情

上传者: 97ic电子库存网
CD74AC163
文件大小:462 Kbytes
页数:19
品牌简称:TI2 / 德州仪器
品牌全称:Texas Instruments / 美国德州仪器公司
品牌Logo: TI2
品牌主页:www.ti.com
功能描述:4-BIT SYNCHRONOUS BINARY COUNTERS
原厂下载 资料下载1 资料下载2 产品购买

CD74AC163 Features

Internal Look-Ahead for Fast Counting

Carry Output for n-Bit Cascading

Synchronous Counting

Synchronously Programmable

description/ordering information

The ’AC163 devices are 4-bit binary counters.

These synchronous, presettable counters feature

an internal carry look-ahead for application in

high-speed counting designs. Synchronous

operation is provided by having all flip-flops

clocked simultaneously so that the outputs

change, coincident with each other, when instructed by the count-enable (ENP, ENT) inputs and internal gating.

This mode of operation eliminates the output counting spikes normally associated with synchronous

(ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge

of the clock waveform.

The counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15.

Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes

the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.

The clear function is synchronous. A low level at the clear (CLR) input sets all four of the flip-flop outputs low

after the next low-to-high transition of CLK, regardless of the levels of the enable inputs. This synchronous clear

allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The

active-low output of the gate used for decoding is connected to CLR to synchronously clear the counter to 0000

(LLLL).

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without

additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function.

Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a

high-level pulse while the count is maximum (9 or 15, with QA high). This high-level overflow ripple-carry pulse

can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the

level of CLK.

These devices feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that

modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of

the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the

stable setup and hold times.

CD74AC163价格

参考价格:1.6809

型号:CD74AC163E 品牌:TI 说明:CD74AC163E多少钱,2026年最近一个月行情走势,CD74AC163E批发/采购报价,CD74AC163E行情走势销售排行榜,CD74AC163E报价。

CD74AC163供应商库存(更新时间:2026-04-24 15:19)

  • 公司名
  • 型号
  • 品牌
  • 库存
  • 封装
  • 操作

CD74AC163相关新闻

CD5888A

CD5888A

发布时间:2023-11-08

CD74ACT541SM96

进口代理

发布时间:2023-07-12

CD74HC123E双稳态多谐振荡器和定时器芯片

CD74HC123E芯片可以作为多谐振荡器和定时器使用。它可以生成稳定的时钟信号和定时延迟。

发布时间:2023-06-20

IC型号字母索引